

# Examen de mostra/pràctica, preguntes i respostes

Circuits i Sistemes Digitals (Universitat Politècnica de Catalunya)

False

## Example questions for the P7-P8 questionnaire

In datapath there are registers to save operants and results, an arithmetic and logic unit (ALU) and other combinational circuits. The function of the status signals from the datapath to the controller FSM is to inform about the result of the operations (flags), for instance zero, carry out, negative, overflow, division by zero, etc. Clock Data In Control Control Signals Inputs DATA CONTROLLER PATH Status Signals Data Out Select one: Answers True



This is a schematic copied from the book T. L. Floyd, Digital Fundamentals, 9th ed., Prentice Hall, 2006. It is a design of a real-time clock that has HH:MM:SS BCD outputs. The names of the components and signals has not been adapted to our CSD naming style, but they are very similar. The wave-shaping circuit is analogue.

The question, after inspecting the circuit, is: how many D-FF it contains?



## Select one:

- O a. The circuit contains 59 data registers D-FF
- b. The circuit contains 14 data registers D-FF
- c. The circuit contains 26 data registers D-FF
- d. The circuit contains 192 data registers D-FF

With respect to the Counter\_mod16 in the picture below, which is the next state after the CLK's rising edge?



## Select one:

- a. "1000"
- O b. "1011"
- O c. "1001", because the system is disabled or inhibited
- O d. "1100"

Using and interconnecting 3 universal counters modulo 10 (Counter\_mod10) like the one depicted below and other components like logic gates, we can design many different counters. Which is the maximum modulo that can be attained when connected in cascade?



#### Select one:

- O a. Counter\_mod100
- b. Counter\_mod1000
- O c. Counter mod30
- O d. Counter\_mod300